出圈什么意思| 拉姆什么意思| 风热感冒和风寒感冒有什么区别| 头发长不长是什么原因怎么办| 奶奶的妈妈叫什么| 姑息性化疗什么意思| 科普一下是什么意思| t代表什么| 总打嗝是什么原因| 一月十二号是什么星座| 什么布剪不断| 人流后需要注意什么| 荆州有什么大学| 猫的舌头为什么有刺| 10.21是什么星座| 恩怨是什么意思| 身上毛发旺盛什么原因| gdp是什么| 尿隐血3十是什么病| 倒挂金钩是什么意思| 尿喝起来是什么味道| 6月8号是什么星座| 正常白带是什么颜色| 感冒能吃什么| 脖子后面有痣代表什么| 祭日和忌日是什么意思| 金益什么字| 泻盐是什么东西| 栀子泡水喝有什么好处| 直肠肿瘤手术后吃什么| 为什么辰不能见亥| 减肥吃什么| 杜甫世称什么| 冉是什么意思| 古尔邦节什么意思| 吃什么食物对头发好| 魏丑夫和芈月什么关系| 吃什么不会胖又减肥| 什么原因不来月经| 血糖高应该吃什么水果| 哗众取宠是什么意思| 宫崎骏是什么意思| 好吃懒做的动物是什么生肖| 花荣的绰号是什么| 供血不足吃什么好| 耳石症是什么原因| 红颜知己是什么关系| 红细胞压积是什么意思| 西梅是什么水果| 大便不成形吃什么药| 孩子注意力不集中缺什么微量元素| 为什么风团会在晚上爆发| 脾虚要吃什么东西调理| 部分空蝶鞍是什么意思| 金光是什么生肖| 农村补贴什么时候发放| 月经量少是什么原因| 人为什么会出汗| 五十年婚姻是什么婚| 玉是什么结构的字| 集成灶什么品牌最好| 无可奈何的笑是什么笑| 什么消炎药效果好| 用你的手解我的锁是什么歌| 吃狗肉不能和什么一起吃| 傲慢表情是什么意思| 白眼球有红血丝是什么原因| 榴莲什么时候吃是应季| 嘴唇上长痣代表什么| 三手烟是什么意思| 百合什么时候收获| 鬼子来了为什么被禁| 肠胃型感冒吃什么药| 手指指尖发麻是什么原因| 广西狗肉节是什么时候| 青城之恋是什么生肖| 阿根廷讲什么语言| 头晕是什么引起的| 一根筋是什么意思| 淋巴是什么东西| 做梦抓到很多鱼是什么征兆| 孽债是什么意思| 抑郁症有什么表现| 荔枝是什么季节的水果| 捡和拣有什么区别| 被蝎子蛰了用什么药| 书中自有颜如玉什么意思| 臣字五行属什么| birkin是什么意思| 什么样的红点是艾滋病| 手腕疼挂什么科| canon是什么意思| 25属什么生肖| 医学影像技术是干什么的| 纤维是什么| 行是什么意思| 退位让贤是什么意思| 血糖高吃什么主食| 暖味是什么意思| 规培证有什么用| 藏红花的功效是什么| 7.1是什么星座| 高中生吃什么提高记忆力| 处口念什么| 肠化生是什么意思| 区块链技术是什么| 肠胃不好吃什么菜比较好| tct检查什么项目| 新生儿白细胞高是什么原因| 拉屎为什么是绿色的| 吃什么食品减肥| 慢性咽炎吃什么药| 人为什么会长痣| 腿抖是什么病的预兆| 不想吃饭是什么原因| 吃中药忌口都忌什么| 私募是什么意思| 冬占生男是什么意思| 花生的种子是什么| 哈尼是什么意思| uspoloassn是什么牌子| 早上吃黄瓜有什么好处| 乙肝通过什么传染| gin是什么意思| 尿道痛什么原因| 男人肾虚吃什么最补| 狗狗什么时候打疫苗| 牙龈经常出血是什么原因| 主观意识是什么意思| 3朵玫瑰代表什么意思| 吃什么对肾有好处| 哈尼是什么意思| 包含是什么意思| 皮肤容易过敏是什么原因| 拉稀肚子疼吃什么药| 梦见和妈妈吵架是什么意思| labs是什么意思| 铂金是什么颜色| 内疚是什么意思| 客串是什么意思| 女性一般什么年龄绝经| 性行为是什么意思| hpc是什么| 单人旁的字有什么| 血压高是什么引起的| 女人吃洋葱有什么好处| 边什么边什么| 大致正常心电图是什么意思| 抵牾是什么意思| 女性盆腔炎吃什么药| 中国人在印度属于什么种姓| 内裤发黄是什么原因呢| 尖嘴猴腮是什么生肖| 狗能吃什么| 4月24号是什么星座| 先兆性流产是什么症状| 十月二十三号是什么星座| 倒挂金钩是什么意思| 九五至尊是什么生肖| 风言风语是什么意思| 医院医务科是干什么的| 同妻是什么意思| 婴儿吐泡泡是什么原因| 肾阴虚吃什么中药| 胎盘是什么| 天罗地网是什么生肖| 心脏看什么科室| 臭氧是什么东西| 枫叶什么颜色| 西四命是什么意思| 主动脉钙化是什么意思| 虎是什么结构| 吃什么都咸是什么原因| 文科女生学什么专业好| 排查是什么意思| 白带豆腐渣用什么药| 孩子头晕挂什么科| 行货是什么意思| 长大做什么| 脚气是什么| 法国鳄鱼属于什么档次| 五行属土缺命里缺什么| 为什么16岁不能吃维生素B| 家伙是什么意思| 什么是脉冲| 吃多了拉肚子是什么原因| 梦见自己生小孩是什么征兆| 紫涵女装属于什么档次| 白痰多是什么原因造成的| 抽烟为什么会上瘾| 心跳过快是什么原因| 肝内多发低密度灶是什么意思| 感觉有痰咳不出来是什么原因| 日晡潮热是什么意思| 流鼻涕吃什么药好得快| 分娩是什么意思| 自采暖是什么意思| 为什么订婚后容易分手| 破伤风针有什么作用| 紧急避孕药什么时候吃| 肝内血管瘤是什么意思| 叶黄素是什么东西| 外阴长水泡是什么原因| 过敏打什么针| 医院dr检查是什么| 半夏生是什么意思| ddp是什么化疗药| 螃蟹不能跟什么一起吃| 部署是什么意思| nike是什么意思| 田七蒸瘦肉有什么功效| alds是什么病| 甲状腺一度肿大是什么意思| 腹部胀疼是什么原因| 鬼剃头是什么原因| 梦见搬家是什么预兆| iod什么意思| 手指甲出现竖纹是什么原因| 金字旁加各念什么| 好记性不如烂笔头是什么意思| 猫屎为什么那么臭| 血清铁蛋白低说明什么| 养胃吃什么好| 唾液酸偏低意味什么| 吃什么补精子快| 低温烫伤是什么意思| 为什么老是| 全腹部ct平扫主要检查什么| 男人趴着睡觉说明什么| 甲肝阳性是什么意思| 缺锌会有什么症状| neighborhood是什么意思| 胃烧灼感是什么原因引起的| her什么意思| 外籍是什么意思| 乌鸡不能和什么一起吃| hpv疫苗是什么| 喝茶叶茶有什么好处和坏处| 什么是心肌炎| 头部mra是什么检查| 旦辞爷娘去的旦是什么意思| 什么减肥药最安全| 托班是什么意思| 定坤丹什么时候吃最好| 老鼠长什么样| 凉爽的什么| 什么狗不咬人| 快照是什么意思| 秘密是什么意思| 弊是什么意思| 赫兹是什么| 吃三七粉有什么功效| sdh是什么意思| 一什么之| 老爹鞋配什么裤子| 上网是什么意思| 老枞水仙属于什么茶| 企业hr是什么意思| 劣质是什么意思| hpv16是什么意思| 浓鼻涕吃什么药| b型血和b型血生的孩子是什么血型| 三八妇女节送老婆什么礼物好| 密度增高影是什么意思| 百度

心肌缺血吃什么药管用

百度 在习近平的带领下,像米雪梅这样不畏严寒独自开的报春花一定能绽放最美姿态。

A digital signal processor (DSP) is a specialized microprocessor chip, with its architecture optimized for the operational needs of digital signal processing.[1]:?104–107?[2] DSPs are fabricated on metal–oxide–semiconductor (MOS) integrated circuit chips.[3][4] They are widely used in audio signal processing, telecommunications, digital image processing, radar, sonar and speech recognition systems, and in common consumer electronic devices such as mobile phones, disk drives and high-definition television (HDTV) products.[3]

An L7A1045 DSP chip, as used in several Akai samplers and the Hyper Neo Geo 64 arcade board
The NeXTcube from 1990 had a Motorola 68040 (25 MHz) and a digital signal processor Motorola 56001 with 25 MHz which was directly accessible via an interface.

The goal of a DSP is usually to measure, filter or compress continuous real-world analog signals. Most general-purpose microprocessors can also execute digital signal processing algorithms successfully, but may not be able to keep up with such processing continuously in real-time. Also, dedicated DSPs usually have better power efficiency, thus they are more suitable in portable devices such as mobile phones because of power consumption constraints.[5] DSPs often use special memory architectures that are able to fetch multiple data or instructions at the same time.

Overview

edit
 
A typical digital processing system

Digital signal processing (DSP) algorithms typically require a large number of mathematical operations to be performed quickly and repeatedly on a series of data samples. Signals (perhaps from audio or video sensors) are constantly converted from analog to digital, manipulated digitally, and then converted back to analog form. Many DSP applications have constraints on latency; that is, for the system to work, the DSP operation must be completed within some fixed time, and deferred (or batch) processing is not viable.

Most general-purpose microprocessors and operating systems can execute DSP algorithms successfully, but are not suitable for use in portable devices such as mobile phones and PDAs because of power efficiency constraints.[5] A specialized DSP, however, will tend to provide a lower-cost solution, with better performance, lower latency, and no requirements for specialised cooling or large batteries.[citation needed]

Such performance improvements have led to the introduction of digital signal processing in commercial communications satellites where hundreds or even thousands of analog filters, switches, frequency converters and so on are required to receive and process the uplinked signals and ready them for downlinking, and can be replaced with specialised DSPs with significant benefits to the satellites' weight, power consumption, complexity/cost of construction, reliability and flexibility of operation. For example, the SES-12 and SES-14 satellites from operator SES launched in 2018, were both built by Airbus Defence and Space with 25% of capacity using DSP.[6]

The architecture of a DSP is optimized specifically for digital signal processing. Most also support some of the features of an applications processor or microcontroller, since signal processing is rarely the only task of a system. Some useful features for optimizing DSP algorithms are outlined below.

Architecture

edit

Software architecture

edit

By the standards of general-purpose processors, DSP instruction sets are often highly irregular; while traditional instruction sets are made up of more general instructions that allow them to perform a wider variety of operations, instruction sets optimized for digital signal processing contain instructions for common mathematical operations that occur frequently in DSP calculations. Both traditional and DSP-optimized instruction sets are able to compute any arbitrary operation but an operation that might require multiple ARM or x86 instructions to compute might require only one instruction in a DSP optimized instruction set.

One implication for software architecture is that hand-optimized assembly-code routines (assembly programs) are commonly packaged into libraries for re-use, instead of relying on advanced compiler technologies to handle essential algorithms. Even with modern compiler optimizations hand-optimized assembly code is more efficient and many common algorithms involved in DSP calculations are hand-written in order to take full advantage of the architectural optimizations.

Instruction sets

edit

Data instructions

edit
  • Saturation arithmetic, in which operations that produce overflows will accumulate at the maximum (or minimum) values that the register can hold rather than wrapping around (maximum+1 doesn't overflow to minimum as in many general-purpose CPUs, instead it stays at maximum). Sometimes various sticky bits operation modes are available.
  • Fixed-point arithmetic is often used to speed up arithmetic processing.
  • Single-cycle operations to increase the benefits of pipelining.

Program flow

edit

Hardware architecture

edit

Memory architecture

edit

DSPs are usually optimized for streaming data and use special memory architectures that are able to fetch multiple data or instructions at the same time, such as the Harvard architecture or Modified von Neumann architecture, which use separate program and data memories (sometimes even concurrent access on multiple data buses).

DSPs can sometimes rely on supporting code to know about cache hierarchies and the associated delays. This is a tradeoff that allows for better performance[clarification needed]. In addition, extensive use of DMA is employed.

Addressing and virtual memory
edit

DSPs frequently use multi-tasking operating systems, but have no support for virtual memory or memory protection. Operating systems that use virtual memory require more time for context switching among processes, which increases latency.

History

edit
 
TRW TDC1010 multiplier-accumulator

Development

edit

In 1976, Richard Wiggins proposed the Speak & Spell concept to Paul Breedlove, Larry Brantingham, and Gene Frantz at Texas Instruments' Dallas research facility. Two years later in 1978, they produced the first Speak & Spell, with the technological centerpiece being the TMS5100,[15] the industry's first digital signal processor. It also set other milestones, being the first chip to use linear predictive coding to perform speech synthesis.[16] The chip was made possible with a 7 μm PMOS fabrication process.[17]

In 1978, American Microsystems (AMI) released the S2811.[3][4] The AMI S2811 "signal processing peripheral", like many later DSPs, has a hardware multiplier that enables it to do multiply–accumulate operation in a single instruction.[18] The S2281 was the first integrated circuit chip specifically designed as a DSP, and fabricated using vertical metal oxide semiconductor (VMOS, V-groove MOS), a technology that had previously not been mass-produced.[4] It was designed as a microprocessor peripheral, for the Motorola 6800,[3] and it had to be initialized by the host. The S2811 was not successful in the market.

In 1979, Intel released the 2920 as an "analog signal processor".[19] It had an on-chip ADC/DAC with an internal signal processor, but it didn't have a hardware multiplier and was not successful in the market.

In 1980, the first stand-alone, complete DSPs – Nippon Electric Corporation's NEC μPD7720 based on the modified Harvard architecture[20] and AT&T's DSP1 – were presented at the International Solid-State Circuits Conference '80. Both processors were inspired by the research in public switched telephone network (PSTN) telecommunications. The μPD7720, introduced for voiceband applications, was one of the most commercially successful early DSPs.[3]

The Altamira DX-1 was another early DSP, utilizing quad integer pipelines with delayed branches and branch prediction.[citation needed]

Another DSP produced by Texas Instruments (TI), the TMS32010 presented in 1983, proved to be an even bigger success. It was based on the Harvard architecture, and so had separate instruction and data memory. It already had a special instruction set, with instructions like load-and-accumulate or multiply-and-accumulate. It could work on 16-bit numbers and needed 390 ns for a multiply–add operation. TI is now the market leader in general-purpose DSPs.

About five years later, the second generation of DSPs began to spread. They had 3 memories for storing two operands simultaneously and included hardware to accelerate tight loops; they also had an addressing unit capable of loop-addressing. Some of them operated on 24-bit variables and a typical model only required about 21 ns for a MAC. Members of this generation were for example the AT&T DSP16A or the Motorola 56000.

The main improvement in the third generation was the appearance of application-specific units and instructions in the data path, or sometimes as coprocessors. These units allowed direct hardware acceleration of very specific but complex mathematical problems, like the Fourier-transform or matrix operations. Some chips, like the Motorola MC68356, even included more than one processor core to work in parallel. Other DSPs from 1995 are the TI TMS320C541 or the TMS 320C80.

The fourth generation is best characterized by the changes in the instruction set and the instruction encoding/decoding. SIMD extensions were added, and VLIW and the superscalar architecture appeared. As always, the clock-speeds have increased; a 3 ns MAC now became possible.

Modern DSPs

edit

Modern signal processors yield greater performance; this is due in part to both technological and architectural advancements like lower design rules, fast-access two-level cache, (E)DMA circuitry, and a wider bus system. Not all DSPs provide the same speed and many kinds of signal processors exist, each one of them being better suited for a specific task, ranging in price from about US$1.50 to US$300.

Texas Instruments produces the C6000 series DSPs, which have clock speeds of 1.2 GHz and implement separate instruction and data caches. They also have an 8 MiB 2nd level cache and 64 EDMA channels. The top models are capable of as many as 8000 MIPS (millions of instructions per second), use VLIW (very long instruction word), perform eight operations per clock-cycle and are compatible with a broad range of external peripherals and various buses (PCI/serial/etc). TMS320C6474 chips each have three such DSPs, and the newest generation C6000 chips support floating point as well as fixed point processing.

Freescale produces a multi-core DSP family, the MSC81xx. The MSC81xx is based on StarCore Architecture processors and the latest MSC8144 DSP combines four programmable SC3400 StarCore DSP cores. Each SC3400 StarCore DSP core has a clock speed of 1 GHz.

XMOS produces a multi-core multi-threaded line of processor well suited to DSP operations, They come in various speeds ranging from 400 to 1600 MIPS. The processors have a multi-threaded architecture that allows up to 8 real-time threads per core, meaning that a 4 core device would support up to 32 real time threads. Threads communicate between each other with buffered channels that are capable of up to 80 Mbit/s. The devices are easily programmable in C and aim at bridging the gap between conventional micro-controllers and FPGAs

CEVA, Inc. produces and licenses three distinct families of DSPs. Perhaps the best known and most widely deployed is the CEVA-TeakLite DSP family, a classic memory-based architecture, with 16-bit or 32-bit word-widths and single or dual MACs. The CEVA-X DSP family offers a combination of VLIW and SIMD architectures, with different members of the family offering dual or quad 16-bit MACs. The CEVA-XC DSP family targets Software-defined Radio (SDR) modem designs and leverages a unique combination of VLIW and Vector architectures with 32 16-bit MACs.

Analog Devices produce the SHARC-based DSP and range in performance from 66 MHz/198 MFLOPS (million floating-point operations per second) to 400 MHz/2400 MFLOPS. Some models support multiple multipliers and ALUs, SIMD instructions and audio processing-specific components and peripherals. The Blackfin family of embedded digital signal processors combine the features of a DSP with those of a general use processor. As a result, these processors can run simple operating systems like μCLinux, velocity and Nucleus RTOS while operating on real-time data. The SHARC-based ADSP-210xx provides both delayed branches and non-delayed branches.[21]

NXP Semiconductors produce DSPs based on TriMedia VLIW technology, optimized for audio and video processing. In some products the DSP core is hidden as a fixed-function block into a SoC, but NXP also provides a range of flexible single core media processors. The TriMedia media processors support both fixed-point arithmetic as well as floating-point arithmetic, and have specific instructions to deal with complex filters and entropy coding.

CSR produces the Quatro family of SoCs that contain one or more custom Imaging DSPs optimized for processing document image data for scanner and copier applications.

Microchip Technology produces the PIC24 based dsPIC line of DSPs. Introduced in 2004, the dsPIC is designed for applications needing a true DSP as well as a true microcontroller, such as motor control and in power supplies. The dsPIC runs at up to 40MIPS, and has support for 16 bit fixed point MAC, bit reverse and modulo addressing, as well as DMA.

Most DSPs use fixed-point arithmetic, because in real world signal processing the additional range provided by floating point is not needed, and there is a large speed benefit and cost benefit due to reduced hardware complexity. Floating point DSPs may be invaluable in applications where a wide dynamic range is required. Product developers might also use floating point DSPs to reduce the cost and complexity of software development in exchange for more expensive hardware, since it is generally easier to implement algorithms in floating point.

Generally, DSPs are dedicated integrated circuits; however DSP functionality can also be produced by using field-programmable gate array chips (FPGAs).

Embedded general-purpose RISC processors are becoming increasingly DSP like in functionality. For example, the OMAP3 processors include an ARM Cortex-A8 and C6000 DSP.

In Communications a new breed of DSPs offering the fusion of both DSP functions and H/W acceleration function is making its way into the mainstream. Such Modem processors include ASOCS ModemX and CEVA's XC4000.

In May 2018, Huarui-2 designed by Nanjing Research Institute of Electronics Technology of China Electronics Technology Group passed acceptance. With a processing speed of 0.4 TFLOPS, the chip can achieve better performance than current mainstream DSP chips.[22] The design team has begun to create Huarui-3, which has a processing speed in TFLOPS level and a support for artificial intelligence.[23]

See also

edit

References

edit
  1. ^ Dyer, Stephen A.; Harms, Brian K. (13 August 1993). "Digital Signal Processing". In Yovits, Marshall C. (ed.). Advances in Computers. Vol. 37. Academic Press. pp. 59–118. doi:10.1016/S0065-2458(08)60403-9. ISBN 978-0120121373. ISSN 0065-2458. LCCN 59015761. OCLC 858439915. OL 10070096M.
  2. ^ Liptak, B. G. (2006). Process Control and Optimization. Instrument Engineers' Handbook. Vol. 2 (4th ed.). CRC Press. pp. 11–12. ISBN 978-0849310812 – via Google Books.
  3. ^ a b c d e "1979: Single Chip Digital Signal Processor Introduced". The Silicon Engine. Computer History Museum. Retrieved 14 October 2019.
  4. ^ a b c Taranovich, Steve (August 27, 2012). "30 years of DSP: From a child's toy to 4G and beyond". EDN. Retrieved 14 October 2019.
  5. ^ a b Ingrid Verbauwhede; Patrick Schaumont; Christian Piguet; Bart Kienhuis (2025-08-06). "Architectures and Design techniques for energy efficient embedded DSP and multimedia processing" (PDF). rijndael.ece.vt.edu. Retrieved 2025-08-06.
  6. ^ Beyond Frontiers Broadgate Publications (September 2016) pp22
  7. ^ "Memory and DSP Processors".
  8. ^ ""DSP processors: memory architectures"". Archived from the original on 2025-08-06. Retrieved 2025-08-06.
  9. ^ "Architecture of the Digital Signal Processor"
  10. ^ "ARC XY Memory DSP Option".
  11. ^ "Zero Overhead Loops".
  12. ^ "ADSP-BF533 Blackfin Processor Hardware Reference". p. 4-15.
  13. ^ "Understanding Advanced Processor Features Promotes Efficient Coding".
  14. ^ Uh, Gang-Ryung; Wang, Yuhong; Whalley, David; Jinturkar, Sanjay; Burns, Chris; Cao, Vincent (2000). "Techniques for Effectively Exploiting a Zero Overhead Loop Buffer" (PDF). Compiler Construction. Lecture Notes in Computer Science. Vol. 1781. pp. 157–172. doi:10.1007/3-540-46423-9_11. ISBN 978-3-540-67263-0.
  15. ^ "Speak & Spell, the First Use of a Digital Signal Processing IC for Speech Generation, 1978". IEEE Milestones. IEEE. Retrieved 2025-08-06.
  16. ^ Bogdanowicz, A. (2025-08-06). "IEEE Milestones Honor Three". The Institute. IEEE. Archived from the original on 2025-08-06. Retrieved 2025-08-06.
  17. ^ Khan, Gul N.; Iniewski, Krzysztof (2017). Embedded and Networking Systems: Design, Software, and Implementation. CRC Press. p. 2. ISBN 9781351831567.
  18. ^ Alberto Luis Andres. "Digital Graphic Audio Equalizer". p. 48.
  19. ^ "Archived copy" (PDF). Archived from the original (PDF) on 2025-08-06. Retrieved 2025-08-06.{{cite web}}: CS1 maint: archived copy as title (link)
  20. ^ "NEC Electronics Inc. μPD77C20A, 7720A, 77P20 Digital Signal Processors". p. 1. Retrieved 2025-08-06.
  21. ^ "Introduction of ADSP-21000 Family digital signal processors" (PDF). p. 6. Retrieved 2025-08-06.
  22. ^ "国产新型雷达芯片华睿2号与组网中心同时亮相-科技新闻-中国科技网首页". 科技日报. Retrieved 2 July 2018.
  23. ^ 王珏玢. "全国产芯片华睿2号通过"核高基"验收-新华网". Xinhua News Agency. 南京. Archived from the original on May 26, 2018. Retrieved 2 July 2018.
edit
鹿晗的原名叫什么 吃什么水果减肥最快减肚子 胰岛素是干什么用的 今天是什么冲什么生肖 蒲公英叶和根的功效有什么不同
三五成群十双在是什么生肖 舌苔厚白吃什么药 娘娘命是什么样的命 六月二十八是什么日子 钙化灶是什么意思
尿酸高吃什么水果 海誓山盟是什么意思 护士资格证有什么用 三原色是什么 什么叫凤凰男
仕女图是什么意思 特别怕热爱出汗是什么原因 维生素a是什么 耀字五行属什么 爬行对身体有什么好处
范思哲手表什么档次hcv7jop9ns6r.cn 南京都有什么大学hcv8jop0ns8r.cn 发热吃什么药hcv9jop0ns4r.cn 拔完牙可以吃什么hcv8jop8ns4r.cn 喜鹊进家有什么预兆hcv7jop6ns9r.cn
乳核是什么hcv9jop1ns1r.cn 中书舍人是什么官职hcv9jop3ns0r.cn 鸡精和鸡粉有什么区别hcv8jop6ns7r.cn 月柱桃花是什么意思hcv7jop6ns4r.cn 嘴苦嘴臭什么原因hcv8jop4ns8r.cn
甲状腺癌有什么症状hcv8jop4ns2r.cn 建议MRI检查是什么意思hcv8jop9ns4r.cn 肚子咕咕叫吃什么药hcv8jop8ns6r.cn 去湿气吃什么中药hcv9jop3ns3r.cn 人人有的是什么生肖hcv8jop8ns8r.cn
为什么会有xjhesheng.com 己卯日五行属什么jiuxinfghf.com 眼底出血用什么眼药水最好hcv9jop7ns0r.cn 取经是什么意思hcv7jop5ns4r.cn 八字不合是什么生肖zhongyiyatai.com
百度